SN65LVDS301ZXH

Texas Instruments
595-SN65LVDS301ZXH
SN65LVDS301ZXH

Mfr.:

Description:
LVDS Interface IC Programmable 27-bit display serial inter A 595-SN65LVDS301ZXHR

ECAD Model:
Download the free Library Loader to convert this file for your ECAD Tool. Learn more about the ECAD Model.

In Stock: 5.382

Stock:
5.382 Can Dispatch Immediately
Factory Lead Time:
6 Weeks Estimated factory production time for quantities greater than shown.
Quantities greater than 5382 will be subject to minimum order requirements.
Minimum: 1   Multiples: 1
Unit Price:
-,-- kr.
Ext. Price:
-,-- kr.
Est. Tariff:

Pricing (DKK)

Qty. Unit Price
Ext. Price
31,03 kr. 31,03 kr.
23,80 kr. 238,00 kr.
22,01 kr. 550,25 kr.
19,99 kr. 1.999,00 kr.
19,77 kr. 4.942,50 kr.

Alternative Packaging

Mfr. Part No.:
Packaging:
Reel, Cut Tape, MouseReel
Availability:
In Stock
Price:
31,03 kr.
Min:
1

Similar Product

Texas Instruments SN65LVDS301ZXHR
Texas Instruments
Serializers & Deserializers - Serdes Programmable 27-bit display serial inter A 595-SN65LVDS301ZXH

Product Attribute Attribute Value Select Attribute
Texas Instruments
Product Category: LVDS Interface IC
RoHS:  
Serial Interface Transmitter
300 Mb/s
CMOS
LVDS
1.95 V
1.65 V
- 40 C
+ 85 C
SMD/SMT
NFBGA-80
With ESD Protection
Tray
Brand: Texas Instruments
Moisture Sensitive: Yes
Pd - Power Dissipation: 44.5 mW
Product: LVDS Interface ICs
Product Type: LVDS Interface IC
Series: SN65LVDS301
Factory Pack Quantity: 576
Subcategory: Interface ICs
Products found:
To show similar products, select at least one checkbox
Select at least one checkbox above to show similar products in this category.
Attributes selected: 0

This functionality requires JavaScript to be enabled.

TARIC:
8542399000
CNHTS:
8542399000
USHTS:
8542390090
ECCN:
EAR99

SN65LVDS301 27-Bit Parallel-to-Serial Transmitter

Texas Instruments SN65LVDS301 Programmable 27-Bit Parallel-to-Serial Transmitter device converts 27 parallel data inputs to 1, 2, or 3 Sub Low-Voltage Differential Signaling (SubLVDS) serial outputs. It loads a shift register with 24-pixel bits and three control bits from the parallel CMOS input interface. In addition to the 27 data bits, the device adds a parity bit and two reserved bits into a 30-bit data word. The pixel clock (PCLK) latches each word into the device. The parity bit (odd parity) allows a receiver to detect single-bit errors. The serial shift register is uploaded at 30, 15, or 10 times the pixel-clock data rate, depending on the number of serial links used. A copy of the pixel clock is outputted as a separate differential output.